Datasheet
数据手册 > Altera > EP2A15F672C8N 数据手册PDF > EP2A15F672C8N 用户编程手册 第 1/99 页

EP2A15F672C8N 用户编程手册 - Altera

更新时间: 2025-06-15 12:04:18 (UTC+8)

EP2A15F672C8N 用户编程手册

页码:/99页
下载 PDF
重新加载
下载
®
Altera Corporation 1
APEX II
Programmable Logic
Device Family
August 2002, ver. 3.0 Data Sheet
DS-APEXII-3.0
Features...
Programmable logic device (PLD) manufactured using a 0.15-µm all-
layer copper-metal fabrication process (up to eight layers of metal)
1-gigabit per second (Gbps) True-LVDS
TM
, LVPECL, pseudo
current mode logic (PCML), and HyperTransport
TM
interface
Clock-data synchronization (CDS) in True-LVDS interface to
correct any fixed clock-to-data skew
Enables common networking and communications bus I/O
standards such as RapidIO
TM
, CSIX, Utopia IV, and POS-PHY
Level 4
Support for high-speed external memory interfaces, including
zero bus turnaround (ZBT), quad data rate (QDR), and double
data rate (DDR) static RAM (SRAM), and single data rate (SDR)
and DDR synchronous dynamic RAM (SDRAM)
–30% to 40% faster design performance than APEX
TM
20KE
devices on average
Enhanced 4,096-bit embedded system blocks (ESBs)
implementing first-in first-out (FIFO) buffers, Dual-Port+ RAM
(bidirectional dual-port RAM), and content-addressable
memory (CAM)
High-performance, low-power copper interconnect
Fast parallel byte-wide synchronous device configuration
Look-up table (LUT) logic available for register-intensive
functions
High-density architecture
1,900,000 to 5,250,000 maximum system gates (see Table 1)
Up to 67,200 logic elements (LEs)
Up to 1,146,880 RAM bits that can be used without reducing
available logic
Low-power operation design
1.5-V supply voltage
Copper interconnect reduces power consumption
MultiVolt
TM
I/O support for 1.5-V, 1.8-V, 2.5-V, and 3.3-V
interfaces
ESBs offer programmable power-saving mode
页面指南

EP2A15F672C8N 数据手册 PDF

EP2A15F672C8N 用户编程手册
Altera
99 页, 1141 KB

EP2A15F672C8 数据手册 PDF

EP2A15F672C8
数据手册
Altera
FPGA APEX II Family 600K Gates 16640 Cells 435MHz 0.15um (CMOS) Technology 1.5V 672Pin FC-FBGA
EP2A15F672C8N
用户编程手册
Altera
Loadable PLD, 1.94ns, CMOS, PBGA672, 27 X 27MM, 1MM PITCH, FINE LINE, BGA-672
Datasheet 搜索
搜索
百芯智造数据库涵盖1亿多个数据手册,每天更新超过5,000个PDF文件。
在线联系我们
黄经理 - 百芯智造销售经理在线,5 分钟前
您的邮箱 *
消息 *
发送