Datasheet
数据手册 > 时钟,发生器 > TI > CDCEL949PWG4 数据手册PDF > CDCEL949PWG4 用户编程手册 第 1/41 页
CDCEL949PWG4
¥ 31.32
百芯的价格

CDCEL949PWG4 用户编程手册 - TI

更新时间: 2025-04-25 18:18:13 (UTC+8)

CDCEL949PWG4 用户编程手册

页码:/41页
下载 PDF
重新加载
下载
CDCE(L)9xx
Clock
Ethernet
PHY
USB
Controller
WiFi
FPGA
25
MHz
Copyright © 2016, Texas Instruments Incorporated
Product
Folder
Sample &
Buy
Technical
Documents
Tools &
Software
Support &
Community
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
CDCE949
,
CDCEL949
SCAS844F AUGUST 2007REVISED OCTOBER 2016
CDCE(L)913: Flexible Low Power LVCMOS Clock Generator
With SSC Support for EMI Reduction
1
1 Features
1
Member of Programmable Clock Generator
Family
CDCEx913: 1 PLLs, 3 Outputs
CDCEx925: 2 PLLs, 5 Outputs
CDCEx937: 3 PLLs, 7 Outputs
CDCEx949: 4 PLLs, 9 Outputs
In-System Programmability and EEPROM
Serial Programmable Volatile Register
Nonvolatile EEPROM to Store Customer
Settings
Flexible Input Clocking Concept
External Crystal: 8 to 32 MHz
On-Chip VCXO: Pull-Range ±150 ppm
Single-Ended LVCMOS Up to 160 MHz
Free Selectable Output Frequency Up to 230 MHz
Low-Noise PLL Core
PLL Loop Filter Components Integrated
Low Period Jitter (Typical 60 ps)
Separate Output Supply Pins
CDCE949: 3.3 V and 2.5 V
CDCEL949: 1.8 V
Flexible Clock Driver
Three User-Definable Control Inputs
[S0/S1/S2], for Example, SSC Selection,
Frequency Switching, Output Enable or Power
Down
Generates Highly Accurate Clocks for Video,
Audio, USB, IEEE1394, RFID, Bluetooth
®
,
WLAN, Ethernet™, and GPS
Generates Common Clock Frequencies Used
With TI-DaVinci™, OMAP™, DSPs
Programmable SSC Modulation
Enables 0-PPM Clock Generation
1.8-V Device Core Supply
Wide Temperature Range: –40°C to 85° C
Packaged in TSSOP
Development and Programming Kit for Easy PLL
Design and Programming (TI Pro-Clock™)
2 Applications
D-TVs, STBs, IP-STBs, DVD Players, DVD
Recorders, and Printers
3 Description
The CDCE949 and CDCEL949 are modular PLL-
based low cost, high-performance, programmable
clock synthesizers, multipliers and dividers. They
generate up to 9 output clocks from a single input
frequency. Each output can be programmed in-
system for any clock frequency up to 230 MHz, using
up to four independent configurable PLLs.
The CDCEx949 has separate output supply pins,
V
DDOUT
, 1.8 V for the CDCEL949, and 2.5 V to 3.3 V
for CDCE949.
The input accepts an external crystal or LVCMOS
clock signal. If an external crystal is used, an on-chip
load capacitor is adequate for most applications. The
value of the load capacitor is programmable from 0 to
20 pF. Additionally, an on-chip VCXO is selectable,
allowing synchronization of the output frequency to an
external control signal, that is, a PWM signal.
Device Information
(1)
PART NUMBER PACKAGE BODY SIZE (NOM)
CDCE949
CDCEL949
TSSOP (24) 7.80 mm × 4.40 mm
(1) For all available packages, see the orderable addendum at
the end of the data sheet.
Typical Application Schematic
页面指南

CDCEL949PWG4 数据手册 PDF

CDCEL949PWG4 用户编程手册
TI
41 页, 1542 KB

CDCEL949 数据手册 PDF

CDCEL949
用户编程手册
TI
Programmable 4-PLL VCXO Clock Synthesizer with 1.8V, 2.5V and 3.3V LVCMOS Outputs
CDCEL949PW
用户编程手册
TI
Clock Generator 8MHz to 160MHz Input 230MHz Output 24Pin TSSOP Tube
CDCEL949PWR
用户编程手册
TI
Clock Generator 8MHz to 160MHz Input 230MHz Output 24Pin TSSOP T/R
CDCEL949PERF-EVM
产品设计参考
TI
TEXAS INSTRUMENTS CDCEL949PERF-EVM Performance Evaluation Module, 4-PLL VCXO Clock Synthesizer,1.8V LVCMOS Outputs, CDCEL949
CDCEL949PWRG4
用户编程手册
TI
Clock Generator 8MHz to 160MHz Input 230MHz Output 24Pin TSSOP T/R
CDCEL949PWG4
用户编程手册
TI
Clock Generator 8MHz to 160MHz Input 230MHz Output 24Pin TSSOP Tube
Datasheet 搜索
搜索
百芯智造数据库涵盖1亿多个数据手册,每天更新超过5,000个PDF文件。
在线联系我们
黄经理 - 百芯智造销售经理在线,5 分钟前
您的邮箱 *
消息 *
发送