Datasheet
数据手册 > 微处理器 > NXP > P1015NXN5DFB 数据手册PDF > P1015NXN5DFB 产品设计参考 第 1/84 页

P1015NXN5DFB 产品设计参考 - NXP

  • 制造商:
    NXP
  • 分类:
    微处理器
  • 封装
    FBGA-561
  • 描述:
    MPU QorIQ RISC 32Bit 667MHz 561Pin TEPBGA Tray
更新时间: 2025-06-11 22:23:46 (UTC+8)

P1015NXN5DFB 产品设计参考

页码:/84页
下载 PDF
重新加载
下载
Freescale Semiconductor
Application Note
© Freescale Semiconductor, Inc., 2005. All rights reserved.
Preliminary—Subject to Change Without Notice
This application note provides information to programmers
so that they may write optimal code for the PowerPC™ e500
embedded microprocessor cores. The target audience
includes performance-oriented writers of both compilers and
hand-coded assembly.
1 Overview
The e500 core implements the Book E version of the
PowerPC architecture. In addition, the e500 core adheres to
the Freescale Book E implementation standards (EIS). These
standards were developed to ensure consistency among
Freescale’s Book E implementations.
This document may be regarded as a companion to The
PowerPC™ Compiler Writers Guide (CWG) with major
updates specific to the e500 core. This document is not
intended as a guide for making a basic PowerPC compiler
work. For basic compiler guidelines, see the CWG. However,
many of the code sequences suggested in the CWG are not
optimal for the e500 core.
The following documentation provides information about
the e500 core as well as some more general information
about Book E architecture:
PowerPC™ e500 Core Complex Reference Manual
(functional description)
EREF: A Reference for Freescale Book E and the
e500 Core (programming model). The EREF
AN2665
Rev. 0, 04/2005
Contents
1. Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
2. e500 Core Processor . . . . . . . . . . . . . . . . . . . . . . . . . 10
3. e500 Core Microarchitecture . . . . . . . . . . . . . . . . . . 13
4. Pipeline Rule Overview . . . . . . . . . . . . . . . . . . . . . . 15
5. Fetch Stage Considerations . . . . . . . . . . . . . . . . . . . . 16
6. Decode Considerations . . . . . . . . . . . . . . . . . . . . . . . 31
7. Issue Queue Considerations . . . . . . . . . . . . . . . . . . . 33
8. Execute Stage Considerations . . . . . . . . . . . . . . . . . . 34
9. Completion Stage Considerations . . . . . . . . . . . . . . . 39
10. Write Back Stage Considerations . . . . . . . . . . . . . . . 41
11. Instruction Attributes . . . . . . . . . . . . . . . . . . . . . . . . 41
12. Application of Microarchitecture to Optimal Code . 48
13. Branch Execution . . . . . . . . . . . . . . . . . . . . . . . . . . . 52
14. General Instruction Choice and Scheduling . . . . . . . 55
15. SPE-Specific Optimizations . . . . . . . . . . . . . . . . . . . 56
16. Load/Store-Specific Optimizations . . . . . . . . . . . . . . 58
17. SPE Examples . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58
18. Optimized Code Sequences . . . . . . . . . . . . . . . . . . . 71
19. Improvements by Compilers . . . . . . . . . . . . . . . . . . . 77
20. Revision History . . . . . . . . . . . . . . . . . . . . . . . . . . . . 78
Appendix A. e500 Rule Summary . . . . . . . . . . . . . . . . . . . .79
e500 Software Optimization Guide (eSOG)

P1015NXN5DFB 数据手册 PDF

P1015NXN5DFB 产品设计参考
NXP
84 页, 781 KB
P1015NXN5DFB 用户编程手册
NXP
35 页, 458 KB
P1015NXN5DFB 其它数据手册
NXP
548 页, 5574 KB
P1015NXN5DFB 应用笔记
NXP
48 页, 914 KB
P1015NXN5DFB 产品质量认证报告
NXP
2 页, 372 KB

P1015NXN5 数据手册 PDF

P1015NXN5DFB
其它数据手册
Freescale
MPU QorIQ P1015 RISC 32Bit 45nm 533MHz 561Pin TEBGA I Tray
P1015NXN5BFB
其它数据手册
Freescale
IC MPU 400MHz 561-TEPBGA1
P1015NXN5DFB
产品设计参考
NXP
MPU QorIQ RISC 32Bit 667MHz 561Pin TEPBGA Tray
P1015NXN5FFB
产品设计参考
NXP
MPU QorIQ P1015 RISC 32Bit 45nm 667MHz 561Pin TEBGA I Tray
P1015NXN5BFB
其它数据手册
NXP
IC MPU Q OR IQ 667MHz 561TEBGA1
Datasheet 搜索
搜索
百芯智造数据库涵盖1亿多个数据手册,每天更新超过5,000个PDF文件。
在线联系我们
黄经理 - 百芯智造销售经理在线,5 分钟前
您的邮箱 *
消息 *
发送