sales@aipcba.com
CN
电子元器件采购 > DSP,数字信号,处理器 > TI >

TMS320VC5502PGF200 库存 & 价格

TMS320VC5502PGF200
显示的图像仅供参考,应从产品数据表中获得准确的规格。
TMS320VC5502PGF200 TI
TI
  • 制造商:
    TI
  • 制造商型号#:
    TMS320VC5502PGF200
  • 百芯编号#:
    CM21118755
  • 价格(CNY): ¥ 127.96
  • 百芯库存:
    293
  • 可供应量:
    214 个在库
    此为供应商库存,需要与销售确认
  • 产品类别:
    DSP,数字信号,处理器
  • 产品描述:
    DSP Fixed-Point 32Bit 200MHz 400MIPS 176Pin LQFP
  • 文档: 符合 RoHS 标准 3D模型
TMS320VC5502PGF200 购买 TMS320VC5502PGF200 库存和价格更新于 2024-05-31 03:50:22
  • 刷新
    器件型号: TMS320VC5502PGF200
    百芯编号: CM21118755
    制造商: TI
    价格 ¥127.96
    总计: 507
    MOQ: 1
    库存地点: 香港
    发货日期: 2024/06/05 (预期 )
  • 购买
    *由于库存数量、价格不断波动,请 联系我们 获取型号最新价格和库存。

    元器件库存查询

    库存查询
    百芯库存涵盖200,000个元器件
    欺诈预防提醒
    近日,我们发现不法分子冒充百芯智造进行诈骗或试图低价销售假冒和故障元器件。
    百芯智造在2021年建立了一个 元器件检测实验室 ,旨在提供有质量保证的组件。
    我们强烈建议客户选择可靠的元器件供应商。
    请注意,唯一电子邮件后缀是 aipcba.com
    TMS320VC5502PGF200 规格 显示相似产品 (99+)
    类型
    描述
    选择
    制造商
    TI
    类别
    DSP,数字信号,处理器
    3D模型
     3D模型
    安装方式
    Surface Mount
    引脚数
    176 Pin
    封装
    LQFP-176
    频率
    200 MHz
    电源电压(DC)
    1.20V (min)
    时钟频率
    200 MHz
    RAM大小
    64 KB
    位数
    32 Bit
    UART数量
    1 UART
    工作温度(Max)
    85 ℃
    工作温度(Min)
    -40 ℃
    显示相似产品
    TMS320VC5502PGF200 数据规格书
    TMS320VC5502PGF200 数据手册Datasheet
    192 Pages, 1931 KB
    2012/03/28
    查看
    TMS320VC5502PGF200 产品设计参考
    192 Pages, 1680 KB
    2016/10/27
    查看
    TMS320VC5502PGF200 其它数据手册Datasheet
    191 Pages, 1587 KB
    2008/05/01
    查看
    尺寸 & 包装
    类型
    描述
    工作温度
    -40℃ ~ 85℃
    产品生命周期
    Active
    包装方式
    Tray
    符合标准
    类型
    描述
    RoHS标准
    RoHS Compliant
    含铅标准
    Lead Free
    REACH SVHC版本
    2015/06/15
    出口分类
    类型
    描述
    ECCN代码
    3A991.a.2
    产品概述
    • The TMS320VC5502 (5502) fixed-point digital signal processor (DSP) is based on the TMS320C55x™ DSP generation CPU processor core. The C55x™ DSP architecture achieves high performance and low power through increased parallelism and total focus on reduction in power dissipation. The CPU supports an internal bus structure that is composed of one program bus, three data read buses, two data write buses, and additional buses dedicated to peripheral and DMA activity. These buses provide the ability to perform up to three data reads and two data writes in a single cycle. In parallel, the DMA controller can perform data transfers independent of the CPU activity.
    • The C55x™ CPU provides two multiply-accumulate (MAC) units, each capable of 17-bit × 17-bit multiplication in a single cycle. A central 40-bit arithmetic/logic unit (ALU) is supported by an additional 16-bit ALU. Use of the ALUs is under instruction set control, providing the ability to optimize parallel activity and power consumption. These resources are managed in the Address Unit (AU) and Data Unit (DU) of the C55x CPU.
    • The C55x DSP generation supports a variable byte width instruction set for improved code density. The Instruction Unit (IU) performs 32-bit program fetches from internal or external memory and queues instructions for the Program Unit (PU). The Program Unit decodes the instructions, directs tasks to AU and DU resources, and manages the fully protected pipeline. Predictive branching capability avoids pipeline flushes on execution of conditional instructions.
    • The 5502 peripheral set includes an external memory interface (EMIF) that provides glueless access to asynchronous memories like EPROM and SRAM, as well as to high-speed, high-density memories such as synchronous DRAM and synchronous burst RAM. Additional peripherals include UART, watchdog timer, and an I-Cache. Three full-duplex multichannel buffered serial ports (McBSPs) provide glueless interface to a variety of industry-standard serial devices, and multichannel communication with up to 128 separately enabled channels. The host-port interface (HPI) is a 8-/16-bit parallel interface used to provide host processor access to 32K words of internal memory on the 5502. The HPI can be configured in either multiplexed or non-multiplexed mode to provide glueless interface to a wide variety of host processors. The DMA controller provides data movement for six independent channel contexts without CPU intervention. Two general-purpose timers, eight dedicated general-purpose I/O (GPIO) pins, and analog phase-locked loop (APLL) clock generation are also included.
    • The 5502 is supported by the industry"s award-winning eXpress DSP™, Code Composer Studio™ Integrated Development Environment (IDE), DSP/BIOS™, Texas Instruments. algorithm standard, and the industry"s largest third-party network. The Code Composer Studio™ IDE features code generation tools that include a C Compiler, Visual Linker, simulator, RTDX™, XDS510™ emulation device drivers, and evaluation modules. The 5502 is also supported by the C55x™ DSP Library, which features more than 50 foundational software kernels (FIR filters, IIR filters, FFTs, and various math functions) as well as chip and board support libraries.

    百芯智造认证

    百芯智造承诺产品质量和安全通过ISO 9001、ISO 13485、ISO 45001、UL、RoHS、CQC 和 REACH 认证
    查看我们的认证 >
    订购详情及相关信息
    •  此处条款仅供参考,实际条款以销售报价为准。
      - 订购时请确认产品规格。
      - MOQ 是指购买每个零件所需的最小起订量。
      - 如果您有特殊的订购说明,请在订购页面注明。
      - 装运前会进行检验 (PSI)。
      - 您可以随时给我们发邮件查询订单状态。
      - 包裹发货后无法取消订单。
    • - 提前电汇(银行转账),也可选择PayPal。
      - 仅限现金转账。(不接受支票和账单转账。)
      - 客户负责支付所有可能的费用,包括销售税、增值税和海关费用等。
      - 如果您需要详细的发票或税号,请给我们发送电子邮件。
    • - 可选择顺丰或跑腿。
      - 您可以选择是通过您的运费帐户收取运费还是由我们收取。
      - 偏远地区请提前与物流公司确认。
      (在这些地区送货可能会收取额外费用(35-50 美元)。)
      - 交货日期:通常为 2 到 7 个工作日。
      - 您的订单发货后将发送跟踪号。
    • - 由百芯智造仓库仔细检查和包装
      - 真空包装
      - 防静电包装
      - 防震泡沫
    • - 收入质量控制 (IQC),800多家合格经销商。
      - 500m² 高级元器件检测实验室、假冒检测、RoHS 合规性等
      - 2000㎡数码元器件仓库,恒温恒湿
      - 开盖检查
      - X-Ray检查
      - XRF检查
      - 电气测试
      - 外观检测
    • - 不合格和假冒检测
      - 故障分析
      - 电气测试
      - 生命周期和可靠性测试
      -百芯2021年成立元器件检测实验室
      了解更多 >

    电子元件供应服务

    立即查看
    SN:H2.2383LO46723V10Q0QC0S0
    在线联系我们
    黄经理 - 百芯智造销售经理在线,5 分钟前
    您的邮箱 *
    消息 *
    发送