sales@aipcba.com
CN
电子元器件采购 > TI >

TMS320DM6431 库存 & 价格

TI The TMS320C64x+™ DSPs (including the TMS320DM6431 device) are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform
0
显示的图像仅供参考,应从产品数据表中获得准确的规格。
TMS320DM6431 TI
TI
  • 制造商:
    TI
  • 制造商型号#:
    TMS320DM6431
  • 百芯编号#:
    CM392774960
  • 价格(CNY):
  • 百芯库存:
    263
  • 可供应量:
    152 个在库
    此为供应商库存,需要与销售确认
  • 产品描述:
    The TMS320C64x+™ DSPs (including the TMS320DM6431 device) are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform
  • 文档: 符合 RoHS 标准 3D模型
TMS320DM6431 购买 TMS320DM6431 库存和价格更新于 2025-06-15 03:50:22
  • 刷新
    器件型号: TMS320DM6431
    百芯编号: CM392774960
    制造商: TI
    价格
    总计: 415
    MOQ: 1
    库存地点: 香港
    发货日期: 2025/06/20 (预期 )
  • 购买
    *由于库存数量、价格不断波动,请 联系我们 获取型号最新价格和库存。

    元器件库存查询

    库存查询
    百芯库存涵盖100,000个元器件
    欺诈预防提醒
    近日,我们发现不法分子冒充百芯智造进行诈骗或试图低价销售假冒和故障元器件。
    百芯智造在2021年建立了一个 元器件检测实验室 ,旨在提供有质量保证的组件。
    我们强烈建议客户选择可靠的元器件供应商。
    请注意,唯一电子邮件后缀是 aipcba.com
    TMS320DM6431 规格 显示相似产品 (99+)
    类型
    描述
    选择
    制造商
    TI
    封装
    NFBGA-361
    3D模型
     3D模型
    显示相似产品
    TMS320DM6431 数据规格书
    TMS320DM6431 数据手册Datasheet
    226 Pages, 2281 KB
    2012/04/03
    查看
    符合标准
    类型
    描述
    RoHS标准
    RoHS Compliant
    含铅标准
    Lead Free
    产品概述
    • The TMS320C64x+™ DSPs (including the TMS320DM6431 device) are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. The DM6431 device is based on the third-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSPs an excellent choice for digital media applications. The C64x+™ devices are upward code-compatible from previous devices that are part of the C6000™ DSP platform. The C64x™ DSPs support added functionality and have an expanded instruction set from previous devices.
    • Any reference to the C64x DSP or C64x CPU also applies, unless otherwise noted, to the C64x+ DSP and C64x+ CPU, respectively.
    • With performance of up to 2400 million instructions per second (MIPS) at a clock rate of 300 MHz, the C64x+ core offers solutions to high-performance DSP programming challenges. The DSP core possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x+ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units–two multipliers for a 32-bit result and six arithmetic logic units (ALUs). The eight functional units include instructions to accelerate the performance in video and imaging applications. The DSP core can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 1200 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 2400 MMACS. For more details on the C64x+ DSP, see the TMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide (literature number SPRU732).
    • The DM6431 also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The DM6431 core uses a two-level cache-based architecture. The Level 1 program memory/cache (L1P) consists of 32K-byte (KB) memory space that can be configured as mapped memory or direct mapped cache. The Level 1 data/memory memory/cache (L1D) consists of a 64KB memory space that can be configured as mapped memory or 2-way set-associative cache. The Level 2 memory/cache (L2) consists of a 64KB memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or a combination of both.
    • The peripheral set includes: 1 configurable video port; a 10/100 Mb/s Ethernet MAC (EMAC) with a management data input/output (MDIO) module; an inter-integrated circuit (I2C) Bus interface; a multichannel buffered serial port (McBSP0); a multichannel audio serial port (McASP0) with 4 serializers; 2 64-bit general-purpose timers each configurable as 2 independent 32-bit timers; 1 64-bit watchdog timer; up to 111-pins of general-purpose input/output (GPIO) with programmable interrupt/event generation modes, multiplexed with other peripherals; 1 UART with hardware handshaking support; 3 pulse width modulator (PWM) peripherals; 1 high-end controller area network (CAN) controller [HECC]; and 2 glueless external memory interfaces: an asynchronous external memory interface (EMIFA) for slower memories/peripherals, and a higher speed synchronous memory interface for DDR2.
    • The DM6431 device includes a Video Processing Subsystem (VPSS) with a Video Processing Front-End (VPFE) input used for video capture.
    • The Video Processing Front-End (VPFE) is comprised of a CCD Controller (CCDC). The CCDC is capable of interfacing to common video decoders, CMOS sensors, and Charge Coupled Devices (CCDs).
    • The Ethernet Media Access Controller (EMAC) provides an efficient interface between the DM6431 and the network. The DM6431 EMAC support both 10Base-T and 100Base-TX, or 10 Mbits/second (Mbps) and 100 Mbps in either half- or full-duplex mode, with hardware flow control and quality of service (QOS) support.
    • The Management Data Input/Output (MDIO) module continuously polls all 32 MDIO addresses in order to enumerate all PHY devices in the system.
    • The I2C port allows DM6431 to easily control peripheral devices and/or communicate with host processors.
    • The high-end controller area network (CAN) controller [HECC] module provides a network protocol in a harsh environment to communicate serially with other controllers, typically in automotive applications.
    • The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections later in this document and the associated peripheral reference guides.
    • The DM6431 has a complete set of development tools. These include C compilers, a DSP assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code execution.
    • Get started today with production-ready, easy-to-use audio and video codecs for digital media processors based on DaVinci™ technology. Also available are various O/S Board Support Packages and software updates. All codecs are available for FREE evaluation. REQUEST FREE SOFTWARE!
    • High-Performance Digital Media Processor (DM6431)
    • 3.33-ns Instruction Cycle Time
    • 300-MHz C64x+™ Clock Rate
    • Eight 32-Bit C64x+ Instructions/Cycle
    • 2400 MIPS
    • Fully Software-Compatible With C64x
    • Commercial and Automotive (Q or S suffix) Grades
    • VelociTI.2™ Extensions to VelociTI™ Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x+™ DSP Core
    • Eight Highly Independent Functional Units With VelociTI.2 Extensions:
    • Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
    • Two Multipliers Support Four 16 × 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 × 8-Bit Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-Bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Additional C64x+™ Enhancements
    • Protected Mode Operation
    • Exceptions Support for Error Detection and Program Redirection
    • Hardware Support for Modulo Loop Auto-Focus Module Operation
    • C64x+ Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-Bit Data)
    • 8-Bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • VelociTI.2 Increased Orthogonality
    • C64x+ Extensions
    • Compact 16-bit Instructions
    • Additional Instructions to Support Complex Multiplies
    • C64x+ L1/L2 Memory Architecture
    • 256K-Bit (32K-Byte) L1P Program RAM/Cache [Flexible Allocation]
    • 512K-Bit (64K-Byte) L1D Data RAM/Cache [Flexible Allocation]
    • 512K-Bit (64K-Byte) L2 Unified Mapped RAM/Cache [Flexible Allocation]
    • Supports Little Endian Mode Only
    • Video Processing Subsystem (VPSS), VPFE Only
    • Front End Provides:
    • CCD and CMOS Imager Interface
    • BT.601/BT.656 Digital YCbCr 4:2:2 (10-Bit) Interface
    • Glueless Interface to Common Video Decoders
    • External Memory Interfaces (EMIFs)
    • 16-Bit DDR2 SDRAM Memory Controller With 128M-Byte Address Space (1.8-V I/O)
    • Supports up to 266-MHz (data rate) bus and interfaces to DDR2-400 SDRAM
    • Asynchronous 8-Bit Wide EMIF (EMIFA) With up to 64M-Byte Address Reach
    • Flash Memory Interfaces
    • NOR (8-Bit-Wide Data)
    • NAND (8-Bit-Wide Data)
    • Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
    • Two 64-Bit General-Purpose Timers (Each Configurable as Two 32-Bit Timers)
    • One 64-Bit Watch Dog Timer
    • One UART With RTS and CTS Flow Control
    • Master/Slave Inter-Integrated Circuit (I2C Bus™)
    • One Multichannel Buffered Serial Port (McBSP0)
    • I2S and TDM
    • AC97 Audio Codec Interface
    • SPI
    • Standard Voice Codec Interface (AIC12)
    • Telecom Interfaces - ST-Bus, H-100
    • 128 Channel Mode
    • Multichannel Audio Serial Port (McASP0)
    • Four Serializers and SPDIF (DIT) Mode
    • High-End CAN Controller (HECC)
    • 10/100 Mb/s Ethernet MAC (EMAC)
    • IEEE 802.3 Compliant
    • Supports Media Independent Interface (MII)
    • Management Data I/O (MDIO) Module
    • Three Pulse Width Modulator (PWM) Outputs
    • On-Chip ROM Bootloader
    • Individual Power-Savings Modes
    • Flexible PLL Clock Generators
    • IEEE-1149.1 (JTAG™) Boundary-Scan-Compatible
    • Up to 111 General-Purpose I/O (GPIO) Pins (Multiplexed With Other Device Functions)
    • Packages:
    • 361-Pin Pb-Free PBGA Package (ZWT Suffix), 0.8-mm Ball Pitch
    • 376-Pin Plastic BGA Package (ZDU Suffix), 1.0-mm Ball Pitch
    • 0.09-µm/6-Level Cu Metal Process (CMOS)
    • 3.3-V and 1.8-V I/O, 1.2-V Internal (-3/-3Q/-3S)
    • Applications:
    • Digital Media
    • Networked Media Encode
    • Video Imaging
    • All trademarks are the property of their respective owners.

    百芯智造认证

    百芯智造承诺产品质量和安全通过ISO 9001、ISO 13485、ISO 45001、UL、RoHS、CQC 和 REACH 认证
    查看我们的认证 >
    订购详情及相关信息
    •  此处条款仅供参考,实际条款以销售报价为准。
      - 订购时请确认产品规格。
      - MOQ 是指购买每个零件所需的最小起订量。
      - 如果您有特殊的订购说明,请在订购页面注明。
      - 装运前会进行检验 (PSI)。
      - 您可以随时给我们发邮件查询订单状态。
      - 包裹发货后无法取消订单。
    • - 提前电汇(银行转账),也可选择PayPal。
      - 仅限现金转账。(不接受支票和账单转账。)
      - 客户负责支付所有可能的费用,包括销售税、增值税和海关费用等。
      - 如果您需要详细的发票或税号,请给我们发送电子邮件。
    • - 可选择顺丰或跑腿。
      - 您可以选择是通过您的运费帐户收取运费还是由我们收取。
      - 偏远地区请提前与物流公司确认。
      (在这些地区送货可能会收取额外费用(35-50 美元)。)
      - 交货日期:通常为 2 到 7 个工作日。
      - 您的订单发货后将发送跟踪号。
    • - 由百芯智造仓库仔细检查和包装
      - 真空包装
      - 防静电包装
      - 防震泡沫
    • - 收入质量控制 (IQC),800多家合格经销商。
      - 500m² 高级元器件检测实验室、假冒检测、RoHS 合规性等
      - 2000㎡数码元器件仓库,恒温恒湿
      - 开盖检查
      - X-Ray检查
      - XRF检查
      - 电气测试
      - 外观检测
    • - 不合格和假冒检测
      - 故障分析
      - 电气测试
      - 生命周期和可靠性测试
      -百芯2021年成立元器件检测实验室
      了解更多 >

    电子元件供应服务

    立即查看
    SN:H0.21667LO0V10Q0QC0S1
    在线联系我们
    黄经理 - 百芯智造销售经理在线,5 分钟前
    您的邮箱 *
    消息 *
    发送