sales@aipcba.com
CN
电子元器件采购 > DSP,数字信号,处理器 > TI >

TMS320C6654CZH8 库存 & 价格

TMS320C6654CZH8
显示的图像仅供参考,应从产品数据表中获得准确的规格。
TMS320C6654CZH8 TI
TI
  • 制造商:
    TI
  • 制造商型号#:
    TMS320C6654CZH8
  • 百芯编号#:
    CM19975865
  • 价格(CNY): ¥ 577.36
  • 百芯库存:
    232
  • 可供应量:
    186 个在库
    此为供应商库存,需要与销售确认
  • 产品类别:
    DSP,数字信号,处理器
  • 产品描述:
    DSP Fixed-Point/Floating-Point 16Bit 850MHz 27200MIPS 625Pin BGA
  • 文档: 符合 RoHS 标准 3D模型
TMS320C6654CZH8 购买 TMS320C6654CZH8 库存和价格更新于 2024-05-31 03:50:22
  • 刷新
    器件型号: TMS320C6654CZH8
    百芯编号: CM19975865
    制造商: TI
    价格 ¥577.36
    总计: 418
    MOQ: 1
    库存地点: 香港
    发货日期: 2024/06/05 (预期 )
  • 购买
    *由于库存数量、价格不断波动,请 联系我们 获取型号最新价格和库存。

    元器件库存查询

    库存查询
    百芯库存涵盖200,000个元器件
    欺诈预防提醒
    近日,我们发现不法分子冒充百芯智造进行诈骗或试图低价销售假冒和故障元器件。
    百芯智造在2021年建立了一个 元器件检测实验室 ,旨在提供有质量保证的组件。
    我们强烈建议客户选择可靠的元器件供应商。
    请注意,唯一电子邮件后缀是 aipcba.com
    TMS320C6654CZH8 规格 显示相似产品 (99+)
    类型
    描述
    选择
    制造商
    TI
    类别
    DSP,数字信号,处理器
    3D模型
     3D模型
    安装方式
    Surface Mount
    引脚数
    625 Pin
    封装
    FCBGA-625
    频率
    850 MHz
    针脚数
    625 Position
    时钟频率
    850 MHz
    位数
    16 Bit
    UART数量
    2 UART
    输入/输出数
    32 IO
    工作温度(Max)
    85 ℃
    工作温度(Min)
    0 ℃
    显示相似产品
    TMS320C6654CZH8 数据规格书
    TMS320C6654CZH8 数据手册Datasheet
    236 Pages, 1704 KB
    2016/08/02
    查看
    尺寸 & 包装
    类型
    描述
    工作温度
    0℃ ~ 85℃
    产品生命周期
    Active
    包装方式
    Tray
    符合标准
    类型
    描述
    RoHS标准
    RoHS Compliant
    含铅标准
    Contains Lead
    REACH SVHC标准
    No SVHC
    REACH SVHC版本
    2018/01/15
    出口分类
    类型
    描述
    ECCN代码
    3A991.a.1
    香港进出口证
    NLR
    产品概述
    • The C6654 and C6652 are high performance fixed- and floating-point DSPs that are based on TI"s KeyStone multicore architecture. Incorporating the new and innovative C66x DSP core, this device can run at a core speed of up to 850 MHz for C6654 and 600 MHz for C6652. For developers of a broad range of applications, both C6654 and C6652 DSPs enable a platform that is power-efficient and easy to use. In addition, the C6654 and C6652 DSPs are fully backward compatible with all existing C6000™ family of fixed- and floating-point DSPs.
    • TI"s KeyStone architecture provides a programmable platform integrating various subsystems (C66x cores, memory subsystem, peripherals, and accelerators) and uses several innovative components and techniques to maximize intradevice and interdevice communication that lets the various DSP resources operate efficiently and seamlessly. Central to this architecture are key components such as Multicore Navigator that allows for efficient data management between the various device components. The TeraNet is a nonblocking switch fabric enabling fast and contention-free internal data movement. The multicore shared memory controller allows access to shared and external memory directly without drawing from switch fabric capacity.
    • For fixed-point use, the C66x core has 4× the multiply accumulate (MAC) capability of C64x+ cores. In addition, the C66x core integrates floating-point capability and the per-core raw computational performance is an industry-leading 27.2 GMACS per core and 13.6 GFLOPS per core (@850 MHz frequency). The C66x core can execute 8 single precision floating-point MAC operations per cycle and can perform double- and mixed-precision operations and is IEEE 754 compliant. The C66x core incorporates 90 new instructions (compared to the C64x+ core) targeted for floating-point and vector math oriented processing. These enhancements yield sizeable performance improvements in popular DSP kernels used in signal processing, mathematical, and image acquisition functions. The C66x core is backward code-compatible with TI"s previous generation C6000 fixed- and floating-point DSP cores, ensuring software portability and shortened software development cycles for applications migrating to faster hardware.
    • The C6654 and C6652 DSPs integrate a large amount of on-chip memory. In addition to 32KB of L1 program and data cache, 1024KB of dedicated memory can be configured as mapped RAM or cache. All L2 memories incorporate error detection and error correction. For fast access to external memory, this device includes a 32-bit DDR-3 external memory interface (EMIF) running at a rate of 1066 MHz and has ECC DRAM support.
    • This family supports a number of high-speed standard interfaces, PCI Express Gen2, and Gigabit Ethernet (PCIe and Gigabit Ethernet are not supported on the C6652). This family of DSPs also includes I2C, UART, Multichannel Buffered Serial Port (McBSP), Universal Parallel Port (uPP), and a 16-bit asynchronous EMIF, along with general-purpose CMOS IO.
    • The C6654 and C6652 devices have a complete set of development tools, which includes: an enhanced C compiler, an assembly optimizer to simplify programming and scheduling, and a Windows® debugger interface for visibility into source code execution.
    • TI’s KeyStone Multicore Architecture provides a high performance structure for integrating RISC and DSP cores with application-specific coprocessors and I/O. The KeyStone architecture is the first of its kind that provides adequate internal bandwidth for nonblocking access to all processing cores, peripherals, coprocessors, and I/O. This internal bandwidth is achieved with four main hardware elements: Multicore Navigator, TeraNet, and Multicore Shared Memory Controller.
    • Multicore Navigator is an innovative packet-based manager that controls 8192 queues. When tasks are allocated to the queues, Multicore Navigator provides hardware-accelerated dispatch that directs tasks to the appropriate available hardware. The packet-based system on a chip (SoC) uses the two Tbps capacity of the TeraNet switched central resource to move packets. The Multicore Shared Memory Controller lets processing cores access shared memory directly without drawing from the capacity of TeraNet, so packet movement cannot be blocked by memory access.

    百芯智造认证

    百芯智造承诺产品质量和安全通过ISO 9001、ISO 13485、ISO 45001、UL、RoHS、CQC 和 REACH 认证
    查看我们的认证 >
    订购详情及相关信息
    •  此处条款仅供参考,实际条款以销售报价为准。
      - 订购时请确认产品规格。
      - MOQ 是指购买每个零件所需的最小起订量。
      - 如果您有特殊的订购说明,请在订购页面注明。
      - 装运前会进行检验 (PSI)。
      - 您可以随时给我们发邮件查询订单状态。
      - 包裹发货后无法取消订单。
    • - 提前电汇(银行转账),也可选择PayPal。
      - 仅限现金转账。(不接受支票和账单转账。)
      - 客户负责支付所有可能的费用,包括销售税、增值税和海关费用等。
      - 如果您需要详细的发票或税号,请给我们发送电子邮件。
    • - 可选择顺丰或跑腿。
      - 您可以选择是通过您的运费帐户收取运费还是由我们收取。
      - 偏远地区请提前与物流公司确认。
      (在这些地区送货可能会收取额外费用(35-50 美元)。)
      - 交货日期:通常为 2 到 7 个工作日。
      - 您的订单发货后将发送跟踪号。
    • - 由百芯智造仓库仔细检查和包装
      - 真空包装
      - 防静电包装
      - 防震泡沫
    • - 收入质量控制 (IQC),800多家合格经销商。
      - 500m² 高级元器件检测实验室、假冒检测、RoHS 合规性等
      - 2000㎡数码元器件仓库,恒温恒湿
      - 开盖检查
      - X-Ray检查
      - XRF检查
      - 电气测试
      - 外观检测
    • - 不合格和假冒检测
      - 故障分析
      - 电气测试
      - 生命周期和可靠性测试
      -百芯2021年成立元器件检测实验室
      了解更多 >

    电子元件供应服务

    立即查看
    SN:H1.7904LO20277V16Q0QC0S0
    在线联系我们
    黄经理 - 百芯智造销售经理在线,5 分钟前
    您的邮箱 *
    消息 *
    发送