sales@aipcba.com
CN
电子元器件采购 > TI >

SM320C6748-HIREL 库存 & 价格

TI Fixed/Floating Point Digital Signal Processor 361-NFBGA -55℃ to 105℃
0
显示的图像仅供参考,应从产品数据表中获得准确的规格。
SM320C6748-HIREL TI
TI
  • 制造商:
    TI
  • 制造商型号#:
    SM320C6748-HIREL
  • 百芯编号#:
    CM1762546921
  • 价格(CNY):
  • 百芯库存:
    205
  • 可供应量:
    150 个在库
    此为供应商库存,需要与销售确认
  • 产品描述:
    Fixed/Floating Point Digital Signal Processor 361-NFBGA -55℃ to 105℃
  • 文档: 3D模型
SM320C6748-HIREL 购买 SM320C6748-HIREL 库存和价格更新于 2025-06-14 03:50:22
  • 刷新
    器件型号: SM320C6748-HIREL
    百芯编号: CM1762546921
    制造商: TI
    价格
    总计: 355
    MOQ: 1
    库存地点: 香港
    发货日期: 2025/06/19 (预期 )
  • 购买
    *由于库存数量、价格不断波动,请 联系我们 获取型号最新价格和库存。

    元器件库存查询

    库存查询
    百芯库存涵盖100,000个元器件
    欺诈预防提醒
    近日,我们发现不法分子冒充百芯智造进行诈骗或试图低价销售假冒和故障元器件。
    百芯智造在2021年建立了一个 元器件检测实验室 ,旨在提供有质量保证的组件。
    我们强烈建议客户选择可靠的元器件供应商。
    请注意,唯一电子邮件后缀是 aipcba.com
    SM320C6748-HIREL 数据规格书
    SM320C6748-HIREL 数据手册Datasheet
    266 Pages, 1869 KB
    查看
    符合标准
    类型
    描述
    RoHS标准
    See ti.com
    产品概述
    • The SM320C6748-HIREL fixed- and floating-point DSP is a low-power applications processor based on a C674x DSP core. This DSP provides significantly lower power than other members of the TMS320C6000™ platform of DSPs.
    • The device enables original-equipment manufacturers (OEMs) and original-design manufacturers (ODMs) to quickly bring to market devices with robust operating systems, rich user interfaces, and high processor performance through the maximum flexibility of a fully integrated, mixed processor solution.
    • The device DSP core uses a 2-level cache-based architecture. The level 1 program cache (L1P) is a 32-KB direct mapped cache, and the level 1 data cache (L1D) is a 32-KB 2-way, set-associative cache. The level 2 program cache (L2P) consists of a 256-KB memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two. Although the DSP L2 is accessible by other hosts in the system, an additional 128KB of RAM shared memory is available for use by other hosts without affecting DSP performance.
    • For security-enabled devices, TI’s Basic Secure Boot lets users protect proprietary intellectual property and prevents external entities from modifying user-developed algorithms. By starting from a hardware-based “root-of-trust”, the secure boot flow ensures a known good starting point for code execution. By default, the JTAG port is locked down to prevent emulation and debug attacks; however, the JTAG port can be enabled during the secure boot process during application development. The boot modules are encrypted while sitting in external nonvolatile memory, such as flash or EEPROM, and are decrypted and authenticated when loaded during secure boot. Encryption and decryption protects customers’ IP and lets them securely set up the system and begin device operation with known, trusted code.
    • Basic Secure Boot uses either SHA-1 or SHA-256, and AES-128 for boot image validation. Basic Secure Boot also uses AES-128 for boot image encryption. The secure boot flow employs a multilayer encryption scheme which not only protects the boot process but offers the ability to securely upgrade boot and application software code. A 128-bit device-specific cipher key, known only to the device and generated using a NIST-800-22 certified random number generator, is used to protect customer encryption keys. When an update is needed, the customer uses the encryption keys to create a new encrypted image. Then the device can acquire the image through an external interface, such as Ethernet, and overwrite the existing code. For more details on the supported security features or TI’s Basic Secure Boot, refer to the _TMS320C674x/OMAP-L1x Processor Security User&3146;s Guide_ (SPRUGQ9).
    • The peripheral set includes: a 10/100 Mbps Ethernet media access controller (EMAC) with a management data input/output (MDIO) module; one USB2.0 OTG interface; one USB1.1 OHCI interface; two I2C Bus interfaces; one multichannel audio serial port (McASP) with 16 serializers and FIFO buffers; two multichannel buffered serial ports (McBSPs) with FIFO buffers; two serial peripheral interfaces (SPIs) with multiple chip selects; four 64-bit general-purpose timers each configurable (one configurable as a watchdog); a configurable 16-bit host-port interface (HPI); up to 9 banks of general-purpose input/output (GPIO) pins, with each bank containing 16 pins with programmable interrupt and event generation modes, multiplexed with other peripherals; three UART interfaces (each with RTS and CTS); two enhanced high-resolution pulse width modulator (eHRPWM) peripherals; three 32-bit enhanced capture (eCAP) module peripherals which can be configured as 3 capture inputs or 3 APWM outputs; two external memory interfaces: an asynchronous and SDRAM external memory interface (EMIFA) for slower memories or peripherals; and a higher speed DDR2/Mobile DDR controller.
    • The EMAC provides an efficient interface between the device and a network. The EMAC supports both 10Base-T and 100Base-TX, or 10 Mbps and 100 Mbps in either half- or full-duplex mode. Additionally, an MDIO interface is available for PHY configuration. The EMAC supports both MII and RMII interfaces.
    • The SATA controller provides a high-speed interface to mass data storage devices. The SATA controller supports both SATA I (1.5 Gbps) and SATA II (3.0 Gbps).
    • The uPP provides a high-speed interface to many types of data converters, FPGAs, or other parallel devices. The uPP supports programmable data widths between 8- to 16-bits on both channels. Single-data rate and double-data rate transfers are supported as well as START, ENABLE, and WAIT signals to provide control for a variety of data converters.
    • A video port interface (VPIF) is included providing a flexible video I/O port.
    • The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections in this document and the associated peripheral reference guides.
    • The device has a complete set of development tools for the DSP. These tools include C compilers, a DSP assembly optimizer to simplify programming and scheduling, and a Windows® debugger interface for visibility into source code execution.
    • 375-MHz C674x Fixed- and Floating-Point VLIW
    • DSP
    • C674x Instruction Set Features
    • Superset of the C67x+ and C64x+ ISAs
    • Up to 3648 MIPS and 2746 MFLOPS
    • Byte-Addressable (8-, 16-, 32-, and 64-Bit Data)
    • 8-Bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • Compact 16-Bit Instructions
    • C674x Two-Level Cache Memory Architecture
    • 32KB of L1P Program RAM/Cache
    • 32KB of L1D Data RAM/Cache
    • 256KB of L2 Unified Mapped RAM/Cache
    • Flexible RAM/Cache Partition (L1 and L2)
    • Enhanced Direct Memory Access Controller 3
    • (EDMA3):
    • 2 Channel Controllers
    • 3 Transfer Controllers
    • 64 Independent DMA Channels
    • 16 Quick DMA Channels
    • Programmable Transfer Burst Size
    • TMS320C674x Floating-Point VLIW DSP Core
    • Load-Store Architecture with Nonaligned
    • Support
    • 64 General-Purpose Registers (32-Bit)
    • Six ALU (32- and 40-Bit) Functional Units
    • Supports 32-Bit Integer, SP (IEEE Single
    • Precision/32-Bit) and DP (IEEE Double
    • Precision/64-Bit) Floating Point
    • Supports up to Four SP Additions Per Clock,
    • Four DP Additions Every Two Clocks
    • Supports up to Two Floating-Point (SP or
    • DP) Reciprocal Approximation (RCPxP) and
    • Square-Root Reciprocal Approximation
    • (RSQRxP) Operations Per Cycle
    • Two Multiply Functional Units:
    • Mixed-Precision IEEE Floating-Point Multiply
    • Supported up to:
    • 2 SP × SP → SP Per Clock
    • 2 SP × SP → DP Every Two Clocks
    • 2 SP × DP → DP Every Three Clocks
    • 2 DP × DP → DP Every Four Clocks
    • Fixed-Point Multiply Supports Two 32 x 32-
    • Bit Multiplies, Four 16 × 16-Bit Multiplies, or
    • Eight 8 × 8-Bit Multiplies per Clock Cycle,
    • and Complex Multiples
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Hardware Support for Modulo Loop Operation
    • Protected Mode Operation
    • Exceptions Support for Error Detection and
    • Program Redirection
    • Software Support
    • TI DSPBIOS™
    • Chip Support Library and DSP Library
    • 128KB of RAM Shared Memory
    • 1.8-V or 3.3-V LVCMOS I/Os (Except for USB and
    • DDR2 Interfaces)
    • Two External Memory Interfaces:
    • EMIFA
    • NOR (8- or 16-Bit-Wide Data)
    • NAND (8- or 16-Bit-Wide Data)
    • 16-Bit SDRAM with 128-MB Address Space
    • DDR2/Mobile DDR Memory Controller with one
    • of the following:
    • 16-Bit DDR2 SDRAM with 256-MB Address
    • Space
    • 16-Bit mDDR SDRAM with 256-MB Address
    • Space
    • Three Configurable 16550-Type UART Modules:
    • With Modem Control Signals
    • 16-Byte FIFO
    • 16x or 13x Oversampling Option
    • LCD Controller
    • Two Serial Peripheral Interfaces (SPIs) Each with
    • Multiple Chip Selects
    • Two Multimedia Card (MMC)/Secure Digital (SD)
    • Card Interfaces with Secure Data I/O (SDIO)
    • Interfaces
    • Two Master and Slave Inter-Integrated Circuits
    • (I2C Bus™)
    • One Host-Port Interface (HPI) with 16-Bit-Wide
    • Muxed Address and Data Bus For High Bandwidth
    • Programmable Real-Time Unit Subsystem
    • (PRUSS)
    • Two Independent Programmable Real-Time Unit
    • (PRU) Cores
    • 32-Bit Load-Store RISC Architecture
    • 4KB of Instruction RAM Per Core
    • 512 Bytes of Data RAM Per Core
    • PRUSS can be Disabled via Software to
    • Save Power
    • Register 30 of Each PRU is Exported From
    • the Subsystem in Addition to the Normal R31
    • Output of the PRU Cores.
    • Standard Power-Management Mechanism
    • Clock Gating
    • Entire Subsystem Under a Single PSC Clock
    • Gating Domain
    • Dedicated Interrupt Controller
    • Dedicated Switched Central Resource
    • USB 1.1 OHCI (Host) with Integrated PHY (USB1)
    • USB 2.0 OTG Port with Integrated PHY (USB0)
    • USB 2.0 High- and Full-Speed Client
    • USB 2.0 High-, Full-, and Low-Speed Host
    • End Point 0 (Control)
    • End Points 1,2,3,4 (Control, Bulk, Interrupt, or
    • ISOC) RX and TX
    • One Multichannel Audio Serial Port (McASP):
    • Two Clock Zones and 16 Serial Data Pins
    • Supports TDM, I2S, and Similar Formats
    • DIT-Capable
    • FIFO Buffers for Transmit and Receive
    • Two Multichannel Buffered Serial Ports (McBSPs):
    • Supports TDM, I2S, and Similar Formats
    • AC97 Audio Codec Interface
    • Telecom Interfaces (ST-Bus, H100)
    • 128-Channel TDM
    • FIFO Buffers for Transmit and Receive
    • 10/100 Mbps Ethernet MAC (EMAC):
    • IEEE 802.3 Compliant
    • MII Media-Independent Interface
    • RMII Reduced Media-Independent Interface
    • Management Data I/O (MDIO) Module
    • Video Port Interface (VPIF):
    • Two 8-Bit SD (BT.656), Single 16-Bit or Single
    • Raw (8-, 10-, and 12-Bit) Video Capture
    • Channels
    • Two 8-Bit SD (BT.656), Single 16-Bit Video
    • Display Channels
    • Universal Parallel Port (uPP):
    • High-Speed Parallel Interface to FPGAs and
    • Data Converters
    • Data Width on Both Channels is 8- to 16-Bit
    • Inclusive
    • Single-Data Rate or Dual-Data Rate Transfers
    • Supports Multiple Interfaces with START,
    • ENABLE, and WAIT Controls
    • Serial ATA (SATA) Controller:
    • Supports SATA I (1.5 Gbps) and SATA II
    • (3 Gbps)
    • Supports All SATA Power-Management
    • Features
    • Hardware-Assisted Native Command Queueing
    • (NCQ) for up to 32 Entries
    • Supports Port Multiplier and Command-Based
    • Switching
    • Real-Time Clock (RTC) with 32-kHz Oscillator and
    • Separate Power Rail
    • Three 64-Bit General-Purpose Timers (Each
    • Configurable as Two 32-Bit
    • Timers)
    • One 64-Bit General-Purpose or Watchdog Timer
    • (Configurable as Two 32-Bit General-Purpose
    • Timers)
    • Two Enhanced High-Resolution Pulse Width
    • Modulators (eHRPWMs):
    • Dedicated 16-Bit Time-Base Counter with
    • Period and Frequency Control
    • 6 Single-Edge Outputs, 6 Dual-Edge Symmetric
    • Outputs, or 3 Dual-Edge Asymmetric Outputs
    • Dead-Band Generation
    • PWM Chopping by High-Frequency Carrier
    • Trip Zone Input
    • Three 32-Bit Enhanced Capture (eCAP) Modules:
    • Configurable as 3 Capture Inputs or 3 Auxiliary
    • Pulse Width Modulator (APWM) Outputs
    • Single-Shot Capture of up to Four Event Time-
    • Stamps
    • Packages:
    • 361-Ball SnPb PBGA [GWT Suffix],
    • 0.80-mm Ball Pitch
    • Commercial, Extended, or Industrial Temperature

    百芯智造认证

    百芯智造承诺产品质量和安全通过ISO 9001、ISO 13485、ISO 45001、UL、RoHS、CQC 和 REACH 认证
    查看我们的认证 >
    订购详情及相关信息
    •  此处条款仅供参考,实际条款以销售报价为准。
      - 订购时请确认产品规格。
      - MOQ 是指购买每个零件所需的最小起订量。
      - 如果您有特殊的订购说明,请在订购页面注明。
      - 装运前会进行检验 (PSI)。
      - 您可以随时给我们发邮件查询订单状态。
      - 包裹发货后无法取消订单。
    • - 提前电汇(银行转账),也可选择PayPal。
      - 仅限现金转账。(不接受支票和账单转账。)
      - 客户负责支付所有可能的费用,包括销售税、增值税和海关费用等。
      - 如果您需要详细的发票或税号,请给我们发送电子邮件。
    • - 可选择顺丰或跑腿。
      - 您可以选择是通过您的运费帐户收取运费还是由我们收取。
      - 偏远地区请提前与物流公司确认。
      (在这些地区送货可能会收取额外费用(35-50 美元)。)
      - 交货日期:通常为 2 到 7 个工作日。
      - 您的订单发货后将发送跟踪号。
    • - 由百芯智造仓库仔细检查和包装
      - 真空包装
      - 防静电包装
      - 防震泡沫
    • - 收入质量控制 (IQC),800多家合格经销商。
      - 500m² 高级元器件检测实验室、假冒检测、RoHS 合规性等
      - 2000㎡数码元器件仓库,恒温恒湿
      - 开盖检查
      - X-Ray检查
      - XRF检查
      - 电气测试
      - 外观检测
    • - 不合格和假冒检测
      - 故障分析
      - 电气测试
      - 生命周期和可靠性测试
      -百芯2021年成立元器件检测实验室
      了解更多 >

    电子元件供应服务

    立即查看
    SN:H0.06667LO0V7Q0QC0S1
    在线联系我们
    黄经理 - 百芯智造销售经理在线,5 分钟前
    您的邮箱 *
    消息 *
    发送