Datasheet
数据手册 > Intel > EPM3064ATC100-4 数据手册PDF > EPM3064ATC100-4 用户编程手册 第 1/46 页
EPM3064ATC100-4
¥ 46.39
百芯的价格

EPM3064ATC100-4 用户编程手册 - Intel

更新时间: 2025-06-14 08:29:32 (UTC+8)

EPM3064ATC100-4 用户编程手册

页码:/46页
下载 PDF
重新加载
下载
®
Altera Corporation 1
MAX 3000A
Programmable Logic
Device Family
June 2006, ver. 3.5 Data Sheet
DS-MAX3000A-3.5
Features...
High–performance, low–cost CMOS EEPROM–based programmable
logic devices (PLDs) built on a MAX
®
architecture (see Table 1)
3.3-V in-system programmability (ISP) through the built–in
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface with
advanced pin-locking capability
ISP circuitry compliant with IEEE Std. 1532
Built–in boundary-scan test (BST) circuitry compliant with
IEEE Std. 1149.1-1990
Enhanced ISP features:
Enhanced ISP algorithm for faster programming
ISP_Done bit to ensure complete programming
Pull-up resistor on I/O pins during in–system programming
High–density PLDs ranging from 600 to 10,000 usable gates
4.5–ns pin–to–pin logic delays with counter frequencies of up to
227.3 MHz
MultiVolt
TM
I/O interface enabling the device core to run at 3.3 V,
while I/O pins are compatible with 5.0–V, 3.3–V, and 2.5–V logic
levels
Pin counts ranging from 44 to 256 in a variety of thin quad flat pack
(TQFP), plastic quad flat pack (PQFP), plastic J–lead chip carrier
(PLCC), and FineLine BGA
TM
packages
Hot–socketing support
Programmable interconnect array (PIA) continuous routing structure
for fast, predictable performance
Industrial temperature range
Table 1. MAX 3000A Device Features
Feature EPM3032A EPM3064A EPM3128A EPM3256A EPM3512A
Usable gates 600 1,250 2,500 5,000 10,000
Macrocells 32 64 128 256 512
Logic array blocks 2 4 8 16 32
Maximum user I/O
pins
34 66 98 161 208
t
PD
(ns) 4.5 4.5 5.0 7.5 7.5
t
SU
(ns) 2.9 2.8 3.3 5.2 5.6
t
CO1
(ns) 3.0 3.1 3.4 4.8 4.7
f
CNT
(MHz) 227.3 222.2 192.3 126.6 116.3
页面指南

EPM3064ATC100-4 数据手册 PDF

EPM3064ATC100-4 数据手册
Intel
6 页, 103 KB
EPM3064ATC100-4 用户编程手册
Intel
46 页, 710 KB
EPM3064ATC100-4 其它数据手册
Intel
135 页, 488 KB
EPM3064ATC100-4 产品封装文件
Intel
182 页, 2929 KB

EPM3064 数据手册 PDF

EPM3064ATC44-10N
数据手册
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 3.3V 44Pin TQFP
EPM3064ATC100-10N
数据手册
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 3.3V 100Pin TQFP
EPM3064ATI44-10N
数据手册
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 3.3V 44Pin TQFP
EPM3064ATC100-10
数据手册
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 3.3V 100Pin TQFP
EPM3064ALC44-10N
数据手册
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 3.3V 44Pin PLCC
EPM3064ATC44-10
数据手册
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 3.3V 44Pin TQFP
EPM3064ATC44-7N
数据手册
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 135.1MHz CMOS Technology 3.3V 44Pin TQFP
EPM3064ATI100-10N
数据手册
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 3.3V 100Pin TQFP
EPM3064ATC100-7N
数据手册
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 135.1MHz CMOS Technology 3.3V 100Pin TQFP
EPM3064ALC44-10
数据手册
Altera
CPLD MAX 3000A Family 1.25K Gates 64 Macro Cells 100MHz CMOS Technology 3.3V 44Pin PLCC
Datasheet 搜索
搜索
百芯智造数据库涵盖1亿多个数据手册,每天更新超过5,000个PDF文件。
相关文档: EPM3064 数据手册
在线联系我们
黄经理 - 百芯智造销售经理在线,5 分钟前
您的邮箱 *
消息 *
发送