Datasheet
数据手册 > FPGA,芯片 > Altera > EP1C3T100C7 数据手册PDF > EP1C3T100C7 用户编程手册 第 1/100 页
EP1C3T100C7
¥ 114.48
百芯的价格

EP1C3T100C7 用户编程手册 - Altera

更新时间: 2025-06-07 20:22:09 (UTC+8)

EP1C3T100C7 用户编程手册

页码:/100页
下载 PDF
重新加载
下载
Altera Corporation 1
FLEX 10KE
Embedded Programmable
Logic Device
January 2003, ver. 2.5 Data Sheet
DS-F10KE-2.5
®
Features...
Embedded programmable logic devices (PLDs), providing
system-on-a-programmable-chip (SOPC) integration in a single
device
Enhanced embedded array for implementing megafunctions
such as efficient memory and specialized logic functions
Dual-port capability with up to 16-bit width per embedded array
block (EAB)
Logic array for general logic functions
High density
30,000 to 200,000 typical gates (see Tables 1 and 2)
Up to 98,304 RAM bits (4,096 bits per EAB), all of which can be
used without reducing logic capacity
System-level features
MultiVolt
TM
I/O pins can drive or be driven by 2.5-V, 3.3-V, or
5.0-V devices
Low power consumption
Bidirectional I/O performance (t
SU
and t
CO
) up to 212 MHz
Fully compliant with the PCI Special Interest Group (PCI SIG)
PCI Local Bus Specification, Revision 2.2 for 3.3-V operation at
33 MHz or 66 MHz
-1 speed grade devices are compliant with PCI Local Bus
Specification, Revision 2.2, for 5.0-V operation
Built-in Joint Test Action Group (JTAG) boundary-scan test
(BST) circuitry compliant with IEEE Std. 1149.1-1990, available
without consuming additional device logic
f
For information on 5.0-V FLEX
®
10K or 3.3-V FLEX 10KA devices, see the
FLEX 10K Embedded Programmable Logic Family Data Sheet.
Table 1. FLEX 10KE Device Features
Feature EPF10K30E EPF10K50E
EPF10K50S
Typical gates (1) 30,000 50,000
Maximum system gates 119,000 199,000
Logic elements (LEs) 1,728 2,880
EABs 6 10
Total RAM bits 24,576 40,960
Maximum user I/O pins 220 254
页面指南

EP1C3T100C7 数据手册 PDF

EP1C3T100C7 数据手册
Altera
385 页, 5590 KB
EP1C3T100C7 产品设计参考
Altera
50 页, 1976 KB
EP1C3T100C7 用户编程手册
Altera
100 页, 1520 KB
EP1C3T100C7 其它数据手册
Altera
386 页, 2526 KB
EP1C3T100C7 产品封装文件
Altera
470 页, 5754 KB
EP1C3T100C7 其他参考文件
Altera
1 页, 168 KB

EP1C3T100 数据手册 PDF

EP1C3T100C8N
数据手册
Altera
Field Programmable Gate Array, 2910 CLBs, 275MHz, 2910-Cell, CMOS, PQFP100, 16 X 16MM, 0.5MM PITCH, TQFP-100
EP1C3T100I7N
数据手册
Altera
Field Programmable Gate Array, 2910 CLBs, 320MHz, 2910-Cell, CMOS, PQFP100, 16 X 16MM, 0.5MM PITCH, TQFP-100
EP1C3T100C8
数据手册
Altera
FPGA Cyclone® Family 2910 Cells 275.03MHz 130nm Technology 1.5V 100Pin TQFP
EP1C3T100I7
数据手册
Altera
FPGA Cyclone Family 2910 Cells 320.1MHz 130nm Technology 1.5V 100Pin TQFP
EP1C3T100C6N
数据手册
Altera
FPGA Cyclone Family 2910 Cells 405.2MHz 130nm Technology 1.5V 100Pin TQFP
EP1C3T100C7N
数据手册
Altera
FPGA Cyclone Family 2910 Cells 320.1MHz 130nm Technology 1.5V 100Pin TQFP
EP1C3T100C7
数据手册
Altera
FPGA Cyclone Family 2910 Cells 320.1MHz 130nm Technology 1.5V 100Pin TQFP
EP1C3T100C6
数据手册
Altera
FPGA Cyclone Family 2910 Cells 405.2MHz 130nm Technology 1.5V 100Pin TQFP
EP1C3T100C8N
数据手册
Intel
IC FPGA 65 I/O 100TQFP
EP1C3T100I7N
数据手册
Intel
IC FPGA 65 I/O 100TQFP
Datasheet 搜索
搜索
百芯智造数据库涵盖1亿多个数据手册,每天更新超过5,000个PDF文件。
在线联系我们
黄经理 - 百芯智造销售经理在线,5 分钟前
您的邮箱 *
消息 *
发送