Datasheet
数据手册 > DSP,数字信号,处理器 > TI > TMS320C6672ACYP 数据手册PDF > TMS320C6672ACYP 产品设计参考 第 1/238 页
TMS320C6672ACYP
¥ 1113.74
百芯的价格

TMS320C6672ACYP 产品设计参考 - TI

更新时间: 2025-06-13 20:17:05 (UTC+8)

TMS320C6672ACYP 产品设计参考

页码:/238页
下载 PDF
重新加载
下载
Multicore Fixed and Floating-Point Digital Signal Processor
TMS320C6672
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and
other important disclaimers. PRODUCTION DATA.
Check for Evaluation Modules (EVM): TMS320C6678
SPRS708E—November 2010—Revised March 2014
1 TMS320C6672 Features and Description
1.1 Features
Two TMS320C66x™ DSP Core Subsystems (C66x
CorePacs), Each with
1.0 GHz, 1.25 GHz, or 1.5 GHz C66x
Fixed/Floating-Point CPU Core
48 GMAC/Core for Fixed Point @ 1.5 GHz
24 GFLOP/Core for Floating Point @ 1.5 GHz
–Memory
32K Byte L1P Per Core
32K Byte L1D Per Core
512K Byte Local L2 Per Core
Multicore Shared Memory Controller (MSMC)
4096KB MSM SRAM Memory Shared by Two DSP C66x
CorePacs
Memory Protection Unit for Both MSM SRAM and
DDR3_EMIF
Multicore Navigator
8192 Multipurpose Hardware Queues with Queue
Manager
Packet-Based DMA for Zero-Overhead Transfers
Network Coprocessor
Packet Accelerator Enables Support for
Transport Plane IPsec, GTP-U, SCTP, PDCP
L2 User Plane PDCP (RoHC, Air Ciphering)
1-Gbps Wire-Speed Throughput at 1.5 MPackets
Per Second
Security Accelerator Engine Enables Support for
IPSec, SRTP, 3GPP, WiMAX Air Interface, and
SSL/TLS Security
ECB, CBC, CTR, F8, A5/3, CCM, GCM, HMAC, CMAC,
GMAC, AES, DES, 3DES, Kasumi, SNOW 3G, SHA-1,
SHA-2 (256-bit Hash), MD5
Up to 2.8 Gbps Encryption Speed
•Peripherals
Four Lanes of SRIO 2.1
1.24/2.5/3.125/5 GBaud Operation Supported Per
Lane
Supports Direct I/O, Message Passing
Supports Four 1×, Two 2×, One 4×, and Two 1× +
One 2× Link Configurations
–PCIe Gen2
Single Port Supporting 1 or 2 Lanes
›Supports Up To 5 GBaud Per Lane
–HyperLink
Supports Connections to Other KeyStone
Architecture Devices Providing Resource
Scalability
Supports up to 50 Gbaud
Gigabit Ethernet (GbE) Switch Subsystem
›Two SGMII Ports
Supports 10/100/1000 Mbps Operation
64-Bit DDR3 Interface (DDR3-1600)
8G Byte Addressable Memory Space
16-Bit EMIF
Two Telecom Serial Ports (TSIP)
Supports 1024 DS0s Per TSIP
Supports 2/4/8 Lanes at 32.768/16.384/8.192 Mbps
Per Lane
–UART Interface
–I
2
C Interface
–16 GPIO Pins
–SPI Interface
Semaphore Module
Ten 64-Bit Timers
Three On-Chip PLLs
Commercial Temperature:
0°C to 85°C
Extended Temperature:
–-40°C to 100°C
页面指南

TMS320C6672ACYP 数据手册 PDF

TMS320C6672ACYP 数据手册
TI
239 页, 2097 KB
TMS320C6672ACYP 产品设计参考
TI
238 页, 2090 KB
TMS320C6672ACYP 其它数据手册
TI
79 页, 492 KB

TMS320C6672 数据手册 PDF

TMS320C6672
产品设计参考
TI
Multicore Fixed and Floating-Point Digital Signal Processor
TMS320C6672ACYPA25
产品设计参考
TI
DSP Fixed-Point/Floating-Point 64Bit 1.25GHz 80000MIPS 841Pin FCBGA
TMS320C6672ACYPA
产品设计参考
TI
DSP Fixed-Point/Floating-Point 64Bit 1GHz 80000MIPS 841Pin FCBGA
TMS320C6672ACYP
数据手册
TI
DSP Fixed-Point/Floating-Point 64Bit 1GHz 80000MIPS 841Pin FCBGA
TMS320C6672ACYP25
产品设计参考
TI
DSP Fixed-Point/Floating-Point 64Bit 1.25GHz 80000MIPS 841Pin FCBGA
Datasheet 搜索
搜索
百芯智造数据库涵盖1亿多个数据手册,每天更新超过5,000个PDF文件。
在线联系我们
黄经理 - 百芯智造销售经理在线,5 分钟前
您的邮箱 *
消息 *
发送