Datasheet
数据手册 > 基础型,快动,限位 > Omron > SS-01GL2-ED 数据手册PDF > SS-01GL2-ED 应用笔记 第 1/28 页
SS-01GL2-ED
¥ 25.83
百芯的价格

SS-01GL2-ED 应用笔记 - Omron

更新时间: 2025-05-17 12:07:58 (UTC+8)

SS-01GL2-ED 应用笔记

页码:/28页
下载 PDF
重新加载
下载
1. General description
The SSTUG32865 is a 1.8 V 28-bit 1 : 2 register specifically designed for use on two rank
by four (2R × 4) and similar high-density Double Data Rate 2 (DDR2) memory modules. It
is similar in function to the JEDEC-standard 14-bit DDR2 register, but integrates the
functionality of the normally required two registers in a single package, thereby freeing up
board real-estate and facilitating routing to accommodate high-density Dual In-line
Memory Module (DIMM) designs.
The SSTUG32865 also integrates a parity function, which accepts a parity bit from the
memory controller, compares it with the data received on the D-inputs and indicates
whether a parity error has occurred on its open-drain PTYERR pin (active LOW).
It further offers added features over the JEDEC standard register in that it can be
configured for normal or high output drive strength, simply by tying input pin SELDR either
HIGH of LOW as needed. This allows use in different module designs varying from low to
high density designs by picking the appropriate drive strength to match net loading
conditions. Furthermore, the SSTUG32865 features two additional chip select inputs,
which allow more versatile enabling and disabling in densely populated memory modules.
Both added features (drive strength and chip selects) are fully backward compatible to the
JEDEC standard register.
The SSTUG32865 is packaged in a 160-ball, 12 × 18 grid, 0.65 mm ball pitch, thin profile
fine-pitch ball grid array (TFBGA) package, which, while requiring a minimum
9mm× 13 mm of board space, allows for adequate signal routing and escape using
conventional card technology.
2. Features
n 28-bit data register supporting DDR2
n Fully compliant to JEDEC standard for SSTUB32865
n Supports 2 rank by 4 DIMM density by integrating equivalent functionality of two
JEDEC-standard DDR2 registers (that is, 2 × SSTUB32864 or 2 × SSTUB32866)
n Parity checking function across 22 input data bits
n Parity out signal
n Controlled multi-impedance output impedance drivers enable optimal signal integrity
and speed
n Exceeds SSTUB32865 JEDEC standard speed performance
n Supports up to 550 MHz clock frequency of operation
n Programmable for normal or high output drive
n Optimized pinout for high-density DDR2 module design
SSTUG32865
1.8 V 28-bit 1 : 2 registered buffer with parity for DDR2-1G
RDIMM applications
Rev. 01 — 16 August 2007 Product data sheet
页面指南

SS-01GL2-ED 数据手册 PDF

SS-01GL2-ED 数据手册
Omron
8 页, 593 KB
SS-01GL2-ED 其它数据手册
Omron
5 页, 1331 KB
SS-01GL2-ED 应用笔记
Omron
28 页, 155 KB

SS01GL2 数据手册 PDF

SS-01GL2 数据手册
Omron
Switch Snap Action N.C. SPST Hinge Roller Lever Solder 0.1A 125VAC 30VDC 0.49N Screw Mount
SS01GL2
数据手册
Omron
Switch Snap Action N.C. SPST Hinge Roller Lever Solder 0.1A 125VAC 30VDC 0.49N Screw Mount
SS-01GL-2 数据手册
Omron
Switch Snap Action N.C. SPST Hinge Lever Solder 0.1A 125VAC 30VDC 0.49N Screw Mount
SS-01GL2-FT 数据手册
Omron
Switch Snap Action N.O./N.C. SPDT Hinge Roller Lever Quick Connect 0.1A 125VAC 30VDC 0.16N Screw Mount
SS-01GL2T 数据手册
Omron
Switch Snap Action N.C. SPST Hinge Roller Lever Quick Connect 0.1A 125VAC 30VDC 0.49N Screw Mount
SS-01GL2-F 数据手册
Omron
Switch Snap Action N.O./N.C. SPDT Hinge Roller Lever Solder 0.1A 125VAC 30VDC 0.16N Screw Mount
SS-01GL2-FD 数据手册
Omron
Switch Snap Action N.O./N.C. SPDT Hinge Roller Lever PC Pins 0.1A 125VAC 30VDC 0.16N Screw Mount/Through Hole
SS-01GL2-E 数据手册
Omron
Switch Snap Action N.O./N.C. SPDT Hinge Roller Lever Solder 0.1A 125VAC 30VDC 0.08N Screw Mount
SS-01GL2-ED 数据手册
Omron
Switch Snap Action N.O./N.C. SPDT Hinge Roller Lever PC Pins 0.1A 125VAC 30VDC 0.08N Thru-Hole
SS-01GL2D 数据手册
Omron
OMRON ELECTRONIC COMPONENTS SS-01GL2D Microswitch, SS Series, SPDT, Through Hole, 100mA, 125VAC, 30VDC
Datasheet 搜索
搜索
百芯智造数据库涵盖1亿多个数据手册,每天更新超过5,000个PDF文件。
在线联系我们
黄经理 - 百芯智造销售经理在线,5 分钟前
您的邮箱 *
消息 *
发送