Datasheet
数据手册 > 时钟,缓冲器,驱动器,锁相环 > ON Semiconductor > NB6L11SMNG 数据手册PDF > NB6L11SMNG 应用笔记 第 1/12 页
NB6L11SMNG
¥ 114.47
百芯的价格

NB6L11SMNG 应用笔记 - ON Semiconductor

更新时间: 2025-05-09 03:29:22 (UTC+8)

NB6L11SMNG 应用笔记

页码:/12页
下载 PDF
重新加载
下载
© Semiconductor Components Industries, LLC, 2014
November, 2014 − Rev. 9
1 Publication Order Number:
NB6L11S/D
NB6L11S
2.5 V 1:2 AnyLevel] Input
to LVDS Fanout Buffer /
Translator
The NB6L11S is a differential 1:2 clock or data receiver and will
accept AnyLevel input signals: LVPECL, CML, LVCMOS, LVTTL,
or LVDS. These signals will be translated to LVDS and two identical
copies of Clock or Data will be distributed, operating up to 2.0 GHz or
2.5 Gb/s, respectively. As such, the NB6L11S is ideal for SONET,
GigE, Fiber Channel, Backplane and other Clock or Data distribution
applications.
The NB6L11S has a wide input common mode range from
GND + 50 mV to V
CC
50 mV. Combined with the 50 W internal
termination resistors at the inputs, the NB6L11S is ideal for translating
a variety of differential or single−ended Clock or Data signals to
350 mV typical LVDS output levels.
The NB6L11S is the 2.5 V version of the NB6N11S and is offered in
a small 3 mm X 3 mm 16−QFN package. Application notes, models,
and support documentation are available at www.onsemi.com
.
Features
Input Clock Frequency > 2.0 GHz
Input Data Rate > 2.5 Gb/s
RMS Clock Jitter −0.5 ps, Typical
622 Mb/s Data Dependent Jitter − 6 ps, Typical
380 ps Typical Propagation Delay
120 ps Typical Rise and Fall Times
Single Power Supply; V
CC
= 2.5 V " 5%
These are Pb−Free Devices
TIME (58 ps/div)
Figure 2. Typical Output Waveform at 2.488 Gb/s with
PRBS 2
23−1
(V
INPP
= 400 mV; Input Signal DDJ = 14 ps)
VOLTAGE (130 mV/div)
Device DDJ = 10 ps
A = Assembly Location
L = Wafer Lot
Y = Year
W = Work Week
G = Pb−Free Package
*For additional marking information, refer to
Application Note AND8002/D.
MARKING
DIAGRAM*
QFN−16
MN SUFFIX
CASE 485G
www.onsemi.com
See detailed ordering and shipping information in the package
dimensions section on page 10 of this data sheet.
ORDERING INFORMATION
16
NB6L
11S
ALYW G
G
1
1
Q0
Q0
Q1
Q1
D
D
V
TD
V
TD
Figure 1. Logic Diagram
(Note: Microdot may be in either location)
页面指南

NB6L11SMNG 数据手册 PDF

NB6L11SMNG 数据手册
ON Semiconductor
11 页, 211 KB
NB6L11SMNG 其它数据手册
ON Semiconductor
127 页, 1996 KB
NB6L11SMNG 产品设计图
ON Semiconductor
2 页, 56 KB
NB6L11SMNG 应用笔记
ON Semiconductor
12 页, 234 KB
NB6L11SMNG 产品修订记录
ON Semiconductor
5 页, 289 KB

NB6L11 数据手册 PDF

NB6L11SMNG
数据手册
ON Semiconductor
Clock Fanout Buffer 2Out 1IN 1:2 16Pin QFN EP Tube
NB6L11DTG
数据手册
ON Semiconductor
Clock Divider, Fanout Buffer IC, 6GHz, 2Outputs, ECL, 2.375V to 3.465V, TSSOP-8
NB6L11MMNG
数据手册
ON Semiconductor
Clock Fanout Buffer 2Out 1IN 1:2 16Pin QFN EP Tube
NB6L11DG
数据手册
ON Semiconductor
Clock Fanout Buffer 2Out 1IN 1:2 8Pin SOIC N Tube
NB6L11SMNR2G
数据手册
ON Semiconductor
Clock Fanout Buffer 2Out 1IN 1:2 16Pin QFN EP T/R
NB6L11DR2G
数据手册
ON Semiconductor
Clock Fanout Buffer 2Out 1IN 1:2 8Pin SOIC N T/R
NB6L11MMNR2G
数据手册
ON Semiconductor
Clock Fanout Buffer 2Out 1IN 1:2 16Pin QFN EP T/R
NB6L11DTR2G
数据手册
ON Semiconductor
Clock Fanout Buffer 2Out 1IN 1:2 8Pin TSSOP T/R
NB6L11SMNGEVB
数据手册
ON Semiconductor
Evaluation Board For NB6L11SMMNG Differential 1 To 2 Clock Or Data Receiver
NB6L11D
数据手册
ON Semiconductor
Clock Fanout Buffer 2Out 1IN 1:2 8Pin SOIC N Tube
Datasheet 搜索
搜索
百芯智造数据库涵盖1亿多个数据手册,每天更新超过5,000个PDF文件。
在线联系我们
黄经理 - 百芯智造销售经理在线,5 分钟前
您的邮箱 *
消息 *
发送