Datasheet
数据手册 > 微处理器 > NXP > MPC852TVR100A 数据手册PDF > MPC852TVR100A 应用笔记 第 1/28 页
MPC852TVR100A
¥ 252.84
百芯的价格

MPC852TVR100A 应用笔记 - NXP

  • 制造商:
    NXP
  • 分类:
    微处理器
  • 封装
    BGA-256
  • 描述:
    NXP MPC852TVR100A Microprocessor, PowerQUICC I Series, 100MHz, 32Bit, 8KB, 1.7V to 1.9V, BGA-256
更新时间: 2025-05-21 19:44:22 (UTC+8)

MPC852TVR100A 应用笔记

页码:/28页
下载 PDF
重新加载
下载
Freescale Semiconductor
Application Note
© Freescale Semiconductor, Inc., 2002, 2006. All rights reserved.
This application note describes how to take full advantage of
the MPC8xx caches and MMU features to maximize system
performance. It describes simple ways to measure system
performance.
1 Memory Management Units
The MPC8xx uses one common space to map the program
memory, data memory and peripherals. Therefore, it is
necessary to differentiate various address space areas (pages)
features. The main attributes to control are:
Protection:
Read/Write pages (data that can be modified),
read-only pages (program or constant data), No
Access pages (unmapped regions).
Supervisor/User access pages. Some memory
regions must be accessed only in supervisor
mode.
Guarded pages prevent speculative accesses to
devices that are not well behaved, such as
peripherals, FIFOs, and so on.
Contents
1 Memory Management Units . . . . . . . . . . . . . . . . . . . . .1
1.1 Basic MMU Features . . . . . . . . . . . . . . . . . . . . . . .2
1.2 Translation Disabled Versus Translation Enabled .6
1.3 Static Page Structure Versus Page on Demand . . . .7
2 Caches . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10
2.1 Cache Basics . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10
2.2 Cache Coherency . . . . . . . . . . . . . . . . . . . . . . . . .14
2.3 D-Cache Flush . . . . . . . . . . . . . . . . . . . . . . . . . . .15
2.4 Caching Permitted and Inhibited Regions . . . . . .16
2.5 Data/Instruction Lock in Caches . . . . . . . . . . . . . .16
2.6 Coding Practices Affecting Performance . . . . . . .17
3 Performance Estimation and Measurement . . . . . . . .19
3.1 Benchmarks . . . . . . . . . . . . . . . . . . . . . . . . . . . . .20
3.2 Cache Hit/Miss Ratio . . . . . . . . . . . . . . . . . . . . . .20
3.3 Instructions Per Clock . . . . . . . . . . . . . . . . . . . . . .25
MPC8xx Performance-Driven
Optimization of Caches and MMU
Configuration
Document Number: AN3066
Rev. 1, 01/2006

MPC852TVR100A 数据手册 PDF

MPC852TVR100A 数据手册
NXP
81 页, 1210 KB
MPC852TVR100A 产品设计参考
NXP
1346 页, 15722 KB
MPC852TVR100A 其它数据手册
NXP
52 页, 810 KB
MPC852TVR100A 产品设计图
NXP
124 页, 2141 KB
MPC852TVR100A 应用笔记
NXP
28 页, 311 KB
MPC852TVR100A 产品描述及参数
NXP
88 页, 1506 KB
MPC852TVR100A 产品封装文件
NXP
8 页, 1202 KB

MPC852TVR100 数据手册 PDF

MPC852TVR100
数据手册
Freescale
IC MPU MPC8XX 100MHz 256BGA
MPC852TVR100
其它数据手册
NXP
IC MPU MPC8XX 100MHz 256BGA
MPC852TVR100A
数据手册
Freescale
MPU PowerQUICC MPC8xx Processor RISC 32Bit 0.18um 100MHz 3.3V 256Pin BGA Tray
MPC852TVR100A
数据手册
NXP
NXP MPC852TVR100A Microprocessor, PowerQUICC I Series, 100MHz, 32Bit, 8KB, 1.7V to 1.9V, BGA-256
Datasheet 搜索
搜索
百芯智造数据库涵盖1亿多个数据手册,每天更新超过5,000个PDF文件。
在线联系我们
黄经理 - 百芯智造销售经理在线,5 分钟前
您的邮箱 *
消息 *
发送