Datasheet
数据手册 > 开发套件 > Maxim Integrated > MAX11633EVKIT# 数据手册PDF > MAX11633EVKIT# 应用笔记 第 1/12 页
¥ 768.21
百芯的价格

MAX11633EVKIT# 应用笔记 - Maxim Integrated

  • 制造商:
    Maxim Integrated
  • 分类:
    开发套件
  • 描述:
    Evaluation Board For 12Bit, 300KSPS ADCs With FIFO And Internal Reference
更新时间: 2025-06-16 05:36:58 (UTC+8)

MAX11633EVKIT# 应用笔记

页码:/12页
下载 PDF
重新加载
下载
Keywords: SAR, ADC, clock mode, optimal clock mode, trigger, acquisition, sampling, averaging, scan,
channels, conversion, SPI
APPLICATION NOTE 5966
CHOOSING THE OPTIMAL CLOCK MODE FOR
MAX116XX, MAX123X, AND MAX103X SAR
ADCS
By: Mohamed Ismail
Abstract: The MAX116xx, MAX103x, and MAX123x families of low-power, multichannel, 300ksps SAR
ADCs have configurable clock modes that enable flexibility when interfacing with a SPI master. This
application note discusses the advantages of each clock mode and provides timing examples for each
mode.
Choosing the Right Clock Mode for an Application
The MAX116xx, MAX103x, and MAX123x families of low-power, multichannel, 300ksps SAR ADCs have
configurable clock modes that enable flexibility when interfacing with a SPI master. The four different clock
modes allow the system designer to configure the throughput, pin count, and sample trigger. For designs
with limited hardware pins available, only four lines are required to operate these ADCs in clock modes 10
and 11. For highest throughput, clock mode 11 can be used to clock the conversion as data is
simultaneously read out. If precise control over the sampling instant is required, clock mode 01 provides the
system designer the ability to exactly trigger each acquisition externally. For systems with additional
hardware resources, clock modes 00, 01, and 10 provide a hardware indicator, active-low EOC, to signal
the end of conversion. A summary of the tradeoffs of using each clock mode is shown in Table 1.
Table 1. Summary of Clock Mode Differences
Pin
Count
Acquisition
Timing
Acquisition
Trigger Averaging Throughput
Mode
00
5 or 6 pins 1st Acquisition Only Active-low CNVST Yes Medium
Mode
01
5 or 6 pins Every Acquisition Active-low CNVST Yes Low
Mode
10
4 or 5 pins 1st Acquisition Only Active-low CS Yes Medium
Mode
11
4 pins Every Acquisition SCLK No High
Page 1 of 12

MAX11633EVKIT# 数据手册 PDF

MAX11633EVKIT# 数据手册
Maxim Integrated
22 页, 1246 KB
MAX11633EVKIT# 其它数据手册
Maxim Integrated
17 页, 317 KB
MAX11633EVKIT# 应用笔记
Maxim Integrated
12 页, 1410 KB

MAX11633 数据手册 PDF

MAX11633
数据手册
Maxim Integrated
12Bit, 300KSPS ADCs with FIFO and Internal ReferenceComplete family of low-cost, 12Bit, 4-/8-/12-/16Channel ADCs with internal reference, FIFO, and SPI interface
MAX11633EEG+
数据手册
Maxim Integrated
MAXIM INTEGRATED PRODUCTS MAX11633EEG+ Analog to Digital Converter, 12Bit, 300KSPS, Single, 2.7V, 3.6V, QSOP
MAX11633EEG+T
数据手册
Maxim Integrated
ADC 12Bit 300KSPS 16CH 24-QSOP
MAX11633EVSYS#
数据手册
Maxim Integrated
Evaluation System For 12Bit 300KSPS Adcs 16Channel With Fi
MAX11633EVKIT#
数据手册
Maxim Integrated
Evaluation Board For 12Bit, 300KSPS ADCs With FIFO And Internal Reference
MAX11633EVSYS
数据手册
Maxim Integrated
EVALUATION SYSTEM
MAX11633EVKIT
数据手册
Maxim Integrated
Eval Kit MAX11633 (12Bit, 300KSPS ADCs with FIFO and Internal Reference)
Datasheet 搜索
搜索
百芯智造数据库涵盖1亿多个数据手册,每天更新超过5,000个PDF文件。
在线联系我们
黄经理 - 百芯智造销售经理在线,5 分钟前
您的邮箱 *
消息 *
发送